### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT4020** 14-stage binary ripple counter

Product specification
File under Integrated Circuits, IC06

September 1993





## 14-stage binary ripple counter

### 74HC/HCT4020

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT4020 are high-speed Si-gate CMOS devices and are pin compatible with the "4020" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT4020 are 14-stage binary ripple counters with a clock input  $(\overline{CP})$ , an overriding asynchronous master reset input (MR) and twelve fully buffered parallel outputs (Q<sub>0</sub>, Q<sub>3</sub> to Q<sub>13</sub>).

The counter is advanced on the HIGH-to-LOW transition of  $\overline{\text{CP}}$ 

A HIGH on MR clears all counter stages and forces all outputs LOW, independent of the state of  $\overline{CP}$ .

Each counter stage is a static toggle flip-flop.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ 

| SYMBOL                              | PARAMETER                                 | CONDITIONS                                  | TYP | UNIT |     |  |
|-------------------------------------|-------------------------------------------|---------------------------------------------|-----|------|-----|--|
| STWIBOL                             | PARAIVIETER                               | CONDITIONS                                  | HC  | нст  |     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                         | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ |     |      |     |  |
|                                     | ∇P to Q <sub>0</sub>                      |                                             | 11  | 15   | ns  |  |
|                                     | Q <sub>n</sub> to Q <sub>n+1</sub>        |                                             | 6   | 6    | ns  |  |
|                                     | MR to Q <sub>n</sub>                      |                                             | 17  | 19   | ns  |  |
| f <sub>max</sub>                    | maximum clock frequency                   |                                             | 101 | 52   | MHz |  |
| C <sub>I</sub>                      | input capacitance                         |                                             | 3.5 | 3.5  | pF  |  |
| C <sub>PD</sub>                     | power dissipation capacitance per package | notes 1 and 2                               | 19  | 20   | pF  |  |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# 14-stage binary ripple counter

# 74HC/HCT4020

#### **PIN DESCRIPTION**

| PIN NO.                                                                                   | SYMBOL          | NAME AND FUNCTION                         |  |  |  |  |
|-------------------------------------------------------------------------------------------|-----------------|-------------------------------------------|--|--|--|--|
| 9, 7, 5, 4, 6, 13, 12, 14, 15, 1, 2, 3 Q <sub>0</sub> , Q <sub>3</sub> to Q <sub>13</sub> |                 | parallel outputs                          |  |  |  |  |
| 8                                                                                         | GND             | ground (0 V)                              |  |  |  |  |
| 10                                                                                        | CP              | clock input (HIGH-to-LOW, edge-triggered) |  |  |  |  |
| 11                                                                                        | MR              | master reset input (active HIGH)          |  |  |  |  |
| 16                                                                                        | V <sub>CC</sub> | positive supply voltage                   |  |  |  |  |







# 14-stage binary ripple counter

## 74HC/HCT4020





#### **FUNCTION TABLE**

| IN | PUTS | OUTPUTS                                            |  |  |  |  |
|----|------|----------------------------------------------------|--|--|--|--|
| CP | MR   | Q <sub>0</sub> , Q <sub>3</sub> to Q <sub>13</sub> |  |  |  |  |
| 1  | L    | no change                                          |  |  |  |  |
| ↓  | L    | count                                              |  |  |  |  |
| X  | Н    | L                                                  |  |  |  |  |

#### **Notes**

- 1. H = HIGH voltage level
  - L = LOW voltage level
  - X = don't care
  - ↑ = LOW-to-HIGH clock transition
  - ↓ = HIGH-to-LOW clock transition



# 14-stage binary ripple counter

74HC/HCT4020

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                            | T <sub>amb</sub> (°C) |                 |                 |                 |                 |                 |                 |      | TEST CONDITIONS        |            |
|-------------------------------------|------------------------------------------------------|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|------------------------|------------|
|                                     |                                                      | 74HC                  |                 |                 |                 |                 |                 |                 |      |                        | MANEGODIAG |
|                                     |                                                      | +25                   |                 |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS  |
|                                     |                                                      | min.                  | typ.            | max.            | min.            | max.            | min.            | max.            |      | (•)                    |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay  CP to Q <sub>0</sub>              |                       | 39<br>14<br>11  | 140<br>28<br>24 |                 | 175<br>35<br>30 |                 | 210<br>42<br>36 | ns   | 2.0<br>4.5<br>6.0      | Fig.7      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay Q <sub>n</sub> to Q <sub>n+1</sub> |                       | 22<br>8<br>6    | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.7      |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>n</sub>               |                       | 55<br>20<br>16  | 170<br>34<br>29 |                 | 215<br>43<br>37 |                 | 225<br>51<br>43 | ns   | 2.0<br>4.5<br>6.0      | Fig.8      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                               |                       | 19<br>7<br>6    | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.7      |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                     | 80<br>16<br>14        | 11<br>4<br>3    |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.7      |
| t <sub>W</sub>                      | master reset pulse width HIGH                        | 80<br>16<br>14        | 17<br>6<br>5    |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8      |
| t <sub>rem</sub>                    | removal time<br>MR to CP                             | 50<br>10<br>9         | 6<br>2<br>2     |                 | 65<br>13<br>11  |                 | 75<br>15<br>13  |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8      |
| f <sub>max</sub>                    | maximum clock pulse frequency                        | 6.0<br>30<br>35       | 30<br>92<br>109 |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz  | 2.0<br>4.5<br>6.0      | Fig.7      |

# 14-stage binary ripple counter

74HC/HCT4020

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |
|-------|-----------------------|--|--|--|--|--|--|
| CP    | 0.85                  |  |  |  |  |  |  |
| MR    | 1.10                  |  |  |  |  |  |  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                               | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS        |           |
|-------------------------------------|---------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|-----------|
|                                     |                                                         | 74HCT                 |      |      |            |      |             |      |      |                        | WAVEFORMS |
|                                     |                                                         | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                         | min.                  | typ. | max. | min.       | max. | min.        | max. |      | `                      |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay  CP to Q <sub>0</sub>                 |                       | 18   | 36   |            | 45   |             | 54   | ns   | 4.5                    | Fig.7     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>Q <sub>n</sub> to Q <sub>n+1</sub> |                       | 8    | 15   |            | 19   |             | 22   | ns   | 4.5                    | Fig.7     |
| t <sub>PHL</sub>                    | propagation delay<br>MR to Q <sub>n</sub>               |                       | 22   | 45   |            | 56   |             | 68   | ns   | 4.5                    | Fig.8     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                  |                       | 7    | 15   |            | 19   |             | 22   | ns   | 4.5                    | Fig.7     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                        | 20                    | 7    |      | 25         |      | 30          |      | ns   | 4.5                    | Fig.7     |
| t <sub>W</sub>                      | master reset pulse width HIGH                           | 20                    | 8    |      | 25         |      | 30          |      | ns   | 4.5                    | Fig.8     |
| t <sub>rem</sub>                    | removal time<br>MR to CP                                | 10                    | 2    |      | 13         |      | 15          |      | ns   | 4.5                    | Fig.8     |
| f <sub>max</sub>                    | maximum clock pulse frequency                           | 25                    | 47   |      | 20         |      | 17          |      | MHz  | 4.5                    | Fig.7     |

# 14-stage binary ripple counter

## 74HC/HCT4020

#### **AC WAVEFORMS**



(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$ . HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.7 Waveforms showing the clock  $(\overline{CP})$  to output  $(Q_n)$  propagation delays, the clock pulse width, the output transition times and the maximum clock frequency.



Fig.8 Waveforms showing the master reset (MR) pulse width, the master reset to output  $(Q_n)$  propagation delays and the master reset to clock  $(\overline{CP})$  removal time.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".